Senior Layout Engineer

Job not on LinkedIn

July 17

Apply Now
Logo of SiTime

SiTime

Aerospace • Automotive • Communications & Enterprise

SiTime is a leader in precision timing solutions, specializing in MEMS (Micro-Electro-Mechanical Systems) technology that provides superior timing devices used in various industries, including automotive, aerospace, and communications. Their innovative products enhance system performance, reduce size, and deliver unmatched reliability in harsh environments, making them indispensable in advanced applications such as 5G, IoT, and automotive electronics.

201 - 500 employees

Founded 2005

🚀 Aerospace

📋 Description

• About SiTime SiTime Corporation is the precision timing company. • Our semiconductor MEMS programmable solutions offer a rich feature set that enables customers to differentiate their products with higher performance, smaller size, lower power and better reliability. • With more than 3 billion devices shipped, SiTime is changing the timing industry. • Job Summary The Sr. Layout Design Engineer will lead top-level chip-planning and perform block-level custom layouts for CMOS and BiCMOS circuits. • The Sr. Layout Design Engineer will review, and coordinate work content performed by offshore layout designers. • Train junior layout engineers and offshore layout contractors. • Contribute to developing standard layout methodologies across site. • Contribute to the building process and procedures to achieve high layout quality. • It is not necessary to meet all job requirements to be a qualified candidate for the position. • Responsibilities: Requires remote interfacing with local and global design and layout teams in multiple design centers across different time zones. • Lead Top-level chip-planning and perform functional-block-level, block-level, sub-block level, leaf cell, standard cell custom layouts for CMOS and BiCMOS circuits. • Perform schematic-driven layout and design constraints. • Design die-area efficient layouts according to circuit designer requirements. • Perform block or top-level layout designs. • Perform floor-planning, power line planning, shielding, and device-matching layout. • Verify layouts. Pass DRC, LVS, and ERC. • Contribute to various chip-level routing and layout needs. • Perform chip level integration, verifications, and tape-out. • Support other projects as needed by management. • Train junior layout engineers and offshore layout contractors. • Contribute to developing common best practices and workflow across all sites. • Contribute to build process and procedures to achieve high layout quality.

🎯 Requirements

• AA/AS Degree in Layout Design or related field or equivalent experience. • 10 years’ experience with layout design for analog and full-custom digital blocks. • Experience TSMC 180nm, 65nm, 22nm process technologies. • Proficient in using layout editing tools in the Cadence Virtuoso design environment. • Solid working knowledge of debugging DRC/LVS/ERC with Cadence PVS or Mentor Calibre. • Conceptual understanding of layout topics such as parasitic, matching, crosstalk, transistor layout dependent effects, latch-up, IR drop, electro migration (EM), and deep N-well and NTN isolation. • Strong capability of solving device matching, electro-migration, signal integrity and power distribution problems while meeting area constraints. • Experience in chip-level floor planning and analog block integration. • Experience chip level integration, verifications, and tape-out. • The ability to use productivity-enhancing tools and design scripts to further automate tasks is also desirable.

🏖️ Benefits

• SiTime compensation packages includes base salary, bonus based on achieving your innovation goals and equity. • SiTime is an Equal Opportunity Employer. • We treat each person fairly and we do not tolerate discrimination or harassment against anyone on the basis of any protected characteristics, including race, color, religion, national or ethnic origin, sex, sexual orientation, gender identity or expression, age, disability, pregnancy, political affiliation, protected veteran status, protected genetic information, or marital status or other characteristics protected by law.

Apply Now

Similar Jobs

May 25

Join a passionate team in Enterprise Networking, facilitating VPN and Corporate Internet services.

🗣️🇳🇱 Dutch Required

April 28

Nsecure

51 - 200

As a Maintenance Engineer at Nsecure, you maintain security systems' operational efficiency remotely.

🗣️🇳🇱 Dutch Required

March 26

Join Strukton Rail to design and maintain critical telecommunication systems for rail networks.

🗣️🇳🇱 Dutch Required

February 15

Contribute to hyperscaler platform development as a Senior Hypervisor Engineer at Nebius. Focus on KVM hypervisor and QEMU device emulator with a strong emphasis on performance.

Cloud

Open Source

February 15

Join Nebius as a Senior HPC Cluster Engineer to enhance GPU-accelerated cloud capabilities.

Cloud

Java

Python

PyTorch

Tensorflow

Go

Built by Lior Neu-ner. I'd love to hear your feedback — Get in touch via DM or support@remoterocketship.com